# **Routing path calculation of a 5-dimensional hypercube using linear threshold logic of an emerging Technology**

Dr. Anup Kumar Biswas,

Assistant Professor Department of Computer Science and Engineering Kalyani Govt. Engineering College, Kalyani, Nadia-741235, West Bengal, India

# ABSTRACT

Hypercube network connection is formed by connecting different N number of nodes that are expressed as a power of 2. If each nodecontains an address of m bits then there are  $N=2^m$  number of nodes in the Hypercube network. In calculating the predefined routing path for the case of this E-cube network, we apply deterministic algorithm which gives a deadlock free concept. For determining predefined routing path, node addresses involved in the path are calculated by using the exclusive OR operation, firstly, on the node addresses of source and destination, next, on the derived nodes according to the algorithm. In the present work, the Exclusive-OR operation is performed with the help of electron-tunneling based XOR gate which is made up of Multiple input threshold logic gate. This multiple input threshold logic gate technology is really different from the existing one. By using an emerging technology we are capable of making an electronic circuit with high speed, low cost, high concentration density, light in weight, reduced gate numbers and low power consumption. This technology is relies on the condition of linear threshold logic and electron-tunneling event. When we are interested in implementing a circuit, a multi-inputs but one-output based logic-gate will be taken account of consideration. In this work, we have designed an E-cube Routing on a 5-dimensional hypercube to find out the node addresses for predefining the deadlock free routing path from source to destination. To develop this "E-cube Routing on a 5dimensional hypercube", we must require a specific logic called Exclusive-OR gate and for this, we need some small components like 2-input OR gate, 2-input AND gates of different input conditions. After arranging this XOR gate in a pattern discussed in section 2, a desired circuit is implemented. All the circuit we are intended to construct are given in due places with their threshold logic and simulation set, the simulation results are provided as well. Some truth tables, derivation of different threshold logic expressions are provided for clear understanding. We have taken our consideration of whether the present work circuits are faster or slower than the circuits of CMOS based- and Single electron transistor (SET) based-circuits. The power consumed at the instant of time of a tunneling event for a circuit is calculated and sensed that it exists in the range of 10meV to 250meV which is very small amount. All the combinational circuits we have presented in this work are of 'generic multiple input threshold logic gate'-based.

Keywords: Routing-path, Hypercube, Electron-tunneling, Threshold logic, high-speed, low-cost

Date of Submission: 21-12-2021

Date of acceptance: 04-01-2022

\*

# I. Introduction

In network, packet routing may be conducted either by adaptively or deterministically, Depending upon the network conditions the adaptive routing is preferred. In this case an alternate path is possible. On the other hand, in the case of deterministic routing, the routing path from source to destination is strictly determined by the source point node address and goal/destination point address. That is, the routing path is measured in advance irrespective of network condition. Dimension order routing is the concept that emerges from the deterministic routing algorithm.

Dimension order routing needs to select the successive channels or sequential node addresses to follow a specific order depending on the dimensions of multidimensional network. When we are considering networking in two dimensional mesh, the scheme is said to be X - Y routing. If we think of a n – *cube or Hypercube* network, then the scheme is defined to be E - cube routing [1, 22].

We are able to implement a Boolean function, by using a **threshold logic gate** (TLG), in an absolutely different way far from the traditional one. For TLG gate, every input variable has its corresponding coupling weight, and the gate will have an intrinsic or threshold value. As soon as the sum of all the coupling weights of all inputs variables concerned is equal to or greater than this threshold value then the output of the related gate is high(1), otherwise, the output is Low (0) [4-6]. For constructing a threshold logic gate, a new thought of *generic* 

Multiple input threshold logic gate is introduced. By this Multiple input threshold logic gate we are able to implement any circuit whether it is combinational or sequential or more complex [2-3].

#### E-cube routing over a n-dimensional hypercube for $2^n$ nodes II.

We think of an n-cube having  $2^n$  nodes (peaks). Every node (p) in n-cube is coded in binary form like p = $p_{n-1}p_{n-2}p_{n-3}\dots p_3p_0$ . The source node from which we are interested in starting routing is  $s = s_{n-1}s_{n-2}s_{n-3}\dots s_1s_0$ . And the destination node to which the routing ends is  $d = d_{n-1}d_{n-2}d_{n-3}\dots d_3d_0$ . Now we need to find out the destination length from source(s) to destination (d) with the help of a small number of nodes or steps required.

We indicate the n-dimensions in the present situation as i = 0, 1, 2, 3, ..., n - 1; where the *i*-<sup>th</sup> dimension marks to the  $(i-1)^{\text{th}}$  bit in a node to be represented by  $q = q_{n-1}q_{n-2}q_{n-3} \dots q_3 q_0$ . Suppose q is any node along the route to be gone through. The route from source(s) node to the destination (d) node can be determined by the following algorithm.

## Algorithm:

Measure the direction bit  $k_i = s_{i-1} \oplus d_{i-1}$  for all *i* in n-dimensions i.e. i = 1, 2, 3, ..., n; Commence (i) with dimension i = 1 and q = s and follow the following.

Start routing from the node q to the next node as  $q \oplus 2^{i-1}$  if  $k_i = 1$ . Skip the step whenever  $k_i = 0$ . (ii)

Move to the next dimension i + 1, that is  $i \leftarrow i + 1$ . If  $i \le n$  go to the step (ii), else done. (iii)

With the help of an example the algorithm cited above can be explained. Consider an E-cube routing over a 5dimensional hypercube given in Fig. 1.

Here, we have chosen the dimension n = 5, so the number of nodes is equal to  $2^5=32$ , the nodes are represented by00000,00001, 00010,..., 11111. For the case of routing, we assume that the source and destination nodes are s=00100 and d=11100 respectively. So,  $k = k_5 k_4 k_3 k_2 k_1 = (s \oplus d) = 11000$ . We skip the dimension i = 1, 2 and 3 as  $k_1 = 0 \oplus 0 = 0, k_2 = 0 \oplus 0 = 0$  and  $k_3 = 1 \oplus 1 = 0$  respectively. Now we are to route from source(s) node 00100 to  $s \oplus (0k_4000) = 00100 \oplus 01000 = 01100$ , since  $k_4 = 0 \oplus 1 = 1$ . Next route from q= 01100 to the to  $q \oplus (k_5 0000) = 11100$ , since  $k_5 = 0 \oplus 1 = 1$ . Hence the routing path will be as:  $00100 \rightarrow 01100 \rightarrow 11100$  and this path is shown in the Fig. 1 by thick lines with arrows.



hypercube for 32nodes



Fig.2 Block diagram of finding out the routing path

According to the algorithm and with the diagram drawn in the Fig. 2, we find it easy to get the routing path from source to destination. Some paths consisting of the nodes or vertices of the cube are listed in the Table-1 below. In the above diagram, whenever we provide the source and destination code values to input terminatals, the output results we got from the output terminals are given in the Table-1. Depending upon the number of nodes involved in a path, we have calculated the path length. Equation of the path length is given by the following relation:

#### Path length = number of nodes involved-1.

For instance, consider the serial number 7 in Table-1. There are 6 different nodes (00000, 00001, 00011, 00111, 01111, 11111) in a routing path, so the *path length* = 6 - 1 = 5. Similarly, for serial number 9, there are 4 different nodes (10110, 10111, 10101, 10001) involved in the path, therefore the *path length* = 4 - 1 = 3. Path number can also be measured as total number of '1' in =  $k_5k_4k_3k_2k_1 = (s \oplus d)$ . Consider the 1<sup>st</sup> row in column in Table-1, we get  $k = k_5k_4k_3k_2k_1 = (11011 \oplus 00010)=11001$ . As there are three 1s in k, so the path length is 3.

It is noted that if somebody go through the Table-1, (s)he will get rarely the same word in a column. It is the indication that there will be no confliction in this algorithm. In short, there would be no dead lock in the 5-five dimensional hypercube routing process.

|           | Table-1 Willing Path(s) |          |          |          |          |                 |                                           |
|-----------|-------------------------|----------|----------|----------|----------|-----------------|-------------------------------------------|
| Source(s) | Destination<br>(d)      | Source 1 | Source 2 | Source 3 | Source 4 | Source 5 (Goal) | Path<br>Length<br>No. of<br>1 in <i>k</i> |
| 11011     | 00010                   | 11010    | 11010    | 11010    | 10010    | 00010           | 3                                         |
| 10101     | 01101                   | 10101    | 10101    | 10101    | 11101    | 01101           | 2                                         |
| 10100     | 01111                   | 10101    | 10111    | 10111    | 11111    | 01111           | 4                                         |
| 00110     | 11011                   | 00111    | 00111    | 00011    | 01011    | 11011           | 4                                         |
| 10001     | 00100                   | 10000    | 10000    | 10100    | 10100    | 00100           | 3                                         |
| 11111     | 00000                   | 11110    | 11100    | 11000    | 10000    | 00000           | 5                                         |
| 00000     | 11111                   | 00001    | 00011    | 00111    | 01111    | 11111           | 5                                         |
| 10010     | 00101                   | 10011    | 10001    | 10101    | 10101    | 00101           | 4                                         |
| 10110     | 10001                   | 10111    | 10101    | 10001    | 10001    | 10001           | 3                                         |
| 00111     | 00101                   | 00111    | 00101    | 00101    | 00101    | 00101           | 1                                         |
| 00110     | 11011                   | 00111    | 00101    | 00001    | 01001    | 11001           | 5                                         |
| 00010     | 11010                   | 00010    | 00010    | 00010    | 01010    | 11010           | 3                                         |

Table-1 Minimum routing path(s)

| 10000 | 01111 | 10001 | 10011 | 10111 | 11111 | 01111 | 5 |
|-------|-------|-------|-------|-------|-------|-------|---|
| 10001 | 10001 | 10001 | 10001 | 10001 | 10001 | 10001 | 0 |
| 01101 | 11110 | 01100 | 01110 | 01110 | 01110 | 11110 | 3 |
| 00101 | 01101 | 00101 | 00101 | 00101 | 01101 | 01101 | 1 |

#### **III. TERMINPLOGIES**

#### A. Threshold Logic Gate

A **threshold logic gate** (TLG) has a capable of implementing a Boolean function in a distinct way away from the semiconductor based logic gates as follows. Every input variable has its corresponding determined weight, and the gate must have an intrinsic value. When the sum of products of the weights with their ON inputs is equal to or greater than the threshold value then the output is '1'. Otherwise, the output is low (0). This operating principle can be expressed as below.

$$f = \begin{cases} 1, & \sum_{i=1}^{n} w_i x_i \ge \theta \\ 0, & otherwise \end{cases}$$

where x<sub>i</sub> represents input, w<sub>i</sub> represents the corresponding weight of each input, and  $\theta$  is the threshold value.

**Threshold logic function** (TLF): It is a representative for representing a Boolean function and this function is implemented by a single TLG. The TLF is called linearly separable [1-7,14]. A TLF can be realized by a vector  $[w_1, w_2, ..., w_n: \theta]$ . A TLF can be a more complex one, for instance,  $f = x_1x_2 + x_1x_3 + x_2x_3x_4 + x_2x_3x_5$  which corresponds to the TLG f = [4,3,3,1,1;7] and this five variables based logical expression can be represented by a single node TLG as follows.



The typical advantage of a threshold logic is that number of gates can be decreased to a minimum number of nodes (gates) used in the circuit, reducing area or element numbers.

#### **Threshold Logic Properties**

A TLF, of course, will be a unite function, but the reverse is not always true, that is, all the unite functions are not always TLF [3]. Hence, if a function consists of binate variables, the function cannot be TLF. The function  $f = x_1x_2+x_3x_4is$  an example of an unate function but it is not of a TLF. Assume that the logic function contains complemented variables, these variables can be manipulated in the similar way asthefunctions with all non-complemented variables, to identify whether it is a TLF. For instance, if  $f(x_1, x_2, ..., x_n)$  is a threshold function defined by  $[w_1, w_2, ..., w_n; \theta]$  then its complement  $\overline{f}(x_1, x_2, ..., x_n)$  is also a threshold function defined by  $[-w_1, -w_2, ..., -w_n; 1-\theta]$ .

#### **Majority Decision Functions (MDF)**

This operating principle can also be explained in another way as Majority Decision Functions. A "majority decision function" of n variables for a logical element having n-inputs,  $x_1$ ,  $x_2$ , ...,  $x_n$  and one output. The output value of the function is expressed as

$$\begin{cases} 1, & for \sum_{i=1}^{n} w_i x_i \ge \theta \\ 0, & for \sum_{i=1}^{n} w_i x_i \le \theta - 1 \end{cases}$$

Where,  $w_i$  represents the coupling weight of each input $x_i$ ,  $x_i$  represents input, and  $\theta$  is the threshold value. For instance, the structure (2, 1, 1; 2) can be represented by a MDF as  $x_1 + x_2x_3$ ; so, this function is a MDF. Whereas, the function  $f(x_1x_2x_3x_4) = x_1x_2 + x_3x_4$  is not a MDF because of that it cannot be thought out by any single majority decision element.

# IV. Generic Multiple input threshold logic gate

A multiple threshold logic gate [1-7, 12-14] which may also be called a generic Multiple input threshold logic gate is shown in Fig. 5.



Fig. 4 TLG with multi-input

It consists of a tunnel junction having internal capacitance  $C_j$  and resistance  $R_j$ , two multi-input- signals (i)  $V_k^P$ s and (ii)  $V_l^n$ s connected at two points 'q' and 'p' respectively. Each input voltage  $V_k^P$  (upper side) is connected to the point "q" through the capacitance  $C_k^P$ ; and each input voltage  $V_l^n$  (lower side), is joined at the point "p" through the capacitance  $C_l^n$ . The bias voltage  $V_b$ , for the assistance of the tunneling, is connected to the point "q" through the true capacitor  $C_b$ . Tunnel Junction capacitor  $C_j$  is linked between "p" and "q". Point "p" is grounded through  $C_0$ .  $C_j$  and  $C_0$  play the important role in the circuit. For a LTG, the operation of it can be expressed by a function called *signun* function. The *signun* function of h(x) expressed by two equations (1) and (2).

$$g(x) = sgn\{h(x)\} = \begin{cases} 0, & if \ h(x) < 0 \\ 1, & if \ h(x) \ge 0 \end{cases}$$
(1)  
$$h(x) = \sum_{k=1}^{n} (w_k \times x_k) - \theta$$
(2)

where  $x_k$  represents n-Boolean inputs, and  $w_k$  are their corresponding integer weights.

The LTG compares the threshold value $\theta$  with the weighted sum of the *inputs*  $\sum_{k=1}^{n} (w_k \times x_k)$ . When  $\sum_{k=1}^{n} (w_k \times x_k)$  is more than or equal to the threshold value  $\theta$  of the circuit, then output of the LTG shows high (logical "1"), otherwise low (logical "0").

## V. 2-input AND gate (linear threshold logic)

By using the Generic Multiple input threshold logic gate, a 2-input AND gate with positive logic will be obtained easily. Consider the threshold logic expression of 2-input AND gate to be

 $AND(A,B) = sgn\{w_A A + w_B B - \theta\}.....(3)$ 

In order to obtain the values of the coupling weights  $w_A$  and  $w_B$ , we are to first assume A = 1 and B = 1. Then the equation (3) turns to

 $AND(A,B) = sgn\{w_A + w_B - \theta\}.....(4).$ 

To obtain a 2-input threshold logic AND gate, we can draw the truth Table-2 of a 2-input AND gate and compare the coupling weights  $w_A$  and  $w_B$  of two variables A and B respectively in equation (4) with the threshold value  $\theta$  [1-5,7,8].

| Table-2 |   |        |             |            |  |
|---------|---|--------|-------------|------------|--|
| А       | В | F(A,B) | θ           | inequality |  |
| 0       | 0 | 0      | 0< <i>θ</i> | (1)        |  |

Table-2

| 0 | 1 | 0 | $w_B < \theta$         | (2) |
|---|---|---|------------------------|-----|
| 1 | 0 | 0 | $w_A < \theta$         | (3) |
| 1 | 1 | 1 | $w_B + w_A \ge \theta$ | (4) |

As 2-input AND gate is a positive logic, we can assume the weights of A and B are 1 each. Then from the four inequalities in the Table-2, if we take  $w_B=1$ ,  $w_A=1$  and  $\theta=2$ , then the all four inequalities in 4<sup>th</sup> column in Table-2 are satisfied. Hence the linear threshold logic equation for the cited AND gate becomes

$$AND(A,B) = sgn\{A + B - 2\}^{\dots} (5)$$

Based upon the equation (5), we can place two input capacitances  $C_1^p$  and  $C_2^p$  with two positive logic inputs in the Generic Multiple input threshold logic gate given in section 4. For this purpose the parameter values we have measured are as follows: logic input "0"=0V, logic "1" = 16mV, C=1aF,  $C_1^p = C_2^p = \frac{1}{2}C$  =0.5aF,  $C_b = 9.1aF$ ,  $C_j = 0.25aF$ ,  $C_L = 9aF$ ,  $C_0 = 10aF$ ,  $R_j = 10^5\Omega$ ,  $V_b = V_s = 16$ mV. The corresponding 2-input threshold logic gate is given in Fig. 5(a) with its simulated results in Fig. 5(b).



Fig.5(c) symbol of AB 5(d) TLG based node of AB

# 2-input AND gate with one complement input

We are to explore the construction of the Fig. 5(a) and find out the threshold logic symbol for the same. If we think of the similarity of logic equations AND(A,B)=AB and AND(A,B)=AB, a threshold logic equation of AND(A,B)=AB can be written as AND(A,B)= $san\{A + B - 2\}$ . (6)

AND(A, $\overline{B}$ )= sgn{A +  $\overline{B}$  - 2} But we know,  $\overline{B}$ +B=1 or  $\overline{B}$ =-B+1,

Putting this value into equation (6), we obtain equation (7)

 $F(A,B) = AND(A,\overline{B}) = sgn\{A - B - 1\}^{\dots} (7)$ 

Based upon the equation (7), we can place two input capacitances  $C_1^p$  and  $C_1^n$  with one positive logic input and one negative input in the Generic Multiple input threshold logic gate. For this purpose the parameter values we have measured are as follows: logic input "0"=0V, logic "1" = 16mV, C=1aF,  $C_1^p = C_1^n = \frac{1}{2}C=0.5aF$ ,  $C_b = 9.5aF$ ,  $C_j = 0.25aF$ ,  $C_L = 9aF$ ,  $C_0 = 9.5aF$ ,  $R_j=10^5\Omega$ ,  $V_b = V_s = 16mV$ . The corresponding 2-input threshold logic gate is given in Fig. 6(b) with its simulated results in Fig. 6(d).





Fig. 6(c) 2-input TLG of AB Fig. 6(d) simulated result

# Threshold logic equation for OR gate

Expression of an OR gate of two variables A and B is F(A,B)=A+B. If we want to construct the threshold logic gate of an OR gate, we first draw the truth table of an OR gate in Table-3 and compare the weights of variables  $w_A$  and  $w_B$  of two variables A and B respectively with the intrinsic or threshold value $\theta$ .

|   | Table-3 |        |                        |  |  |  |
|---|---------|--------|------------------------|--|--|--|
| А | В       | F(A,B) | θ                      |  |  |  |
| 0 | 0       | 0      | 0<θ                    |  |  |  |
| 0 | 1       | 1      | $w_B \ge \theta$       |  |  |  |
| 1 | 0       | 1      | $w_A \ge \theta$       |  |  |  |
| 1 | 1       | 1      | $w_B + w_A \ge \theta$ |  |  |  |

For positive logic, we assume the weights of A and B to be 1 each. Then we write the three equations taken from  $4^{th}$  column of Table-3.

| 0< <b>\theta</b>     | (8)  |
|----------------------|------|
| $w_B > \theta$       | (9)  |
| $w_A > \theta$       | (10) |
| $w_B + w_A > \theta$ | (11) |

As  $0 < \theta$ ,  $\theta$  must be positive, If we assume  $w_B = 1$ ,  $w_A = 1$  and  $\theta = 0.5$ , then the three equations in (9), (10) and (11) are satisfied. Therefore, the Threshold logic equation  $OR(A,B) = sgn\{w_AA + w_BB - \theta\}$  for an OR gate is given in equation (12) and its corresponding threshold logic gate is drawn in Fig. 7(a)  $OR(A,B) = sgn\{A + B - 0.5\}$ ......(12)



Fig. 7(a) Threshold logic OR gate



For implementing the OR gate we will use the parameters  $C_1^p = C_2^p = 0.5 \text{ aF}$ ,  $C_b = 9.1 aF$ ,  $C_L = 9aF$ ,  $C_0 = 10aF$ ,  $R_j = 10^5 \Omega$ ,  $V_s = 16mV$  and accordingly after running the simulator, the output we get is given in Fig. 7(c).

#### Inverter

An inverter that is capable of inverting its own input is shown in Fig. 8(a) [1-4, 8-10]. It is made up of 9 elements: 4 Tunnel junctions, 5 true capacitors; one supply voltage  $V_s=16mV_j$  one input terminal and one output terminal.



Fig. 8(a) Inverter based on parameters

The inverter is constructed with two single electron transistors (SETs) which are connected in series. Upper two Tunnel junctions  $(J_1, J_2)$  and two true capacitors  $(C_g, C_b)$  belong to SET1. Similarly, The lower two Tunnel junctions  $(J_3, J_4)$  and two true capacitors  $(C_g, C_b)$  belong to SET2. Two inputs terminals (both  $V_{in}$ ) are directly coupled to the small islands (small circles) of the SET1 as well as SET2 [1, 2, 8-10] through their respective capacitances  $C_g$  and  $C_g$  respectively. The island size of a SET is very close to 10 nm diameter of gold and itsrelated capacitor value would be less than 10aF. The output terminal  $V_0$  is directly connected to the common channel in between SET<sub>1</sub> and SET<sub>2</sub>. The output terminal must be grounded through a load capacitance  $C_L$  to suppress charging effects.

When an inverter is used we should choose the parameter values as:  $V_{g1}=0$ ,  $V_{g2}=0.1 \times \frac{q_e}{c}$ ,  $C_L = 9C$ ,  $C_j = \frac{1}{10}C$ ,  $5C_j = \frac{1}{2}C$ ,  $C_g = \frac{1}{2}C$ ,  $C_b = \frac{17}{4}CR_j=50K\Omega$ . For the case of simulation, we take the value of C =1 aF. The simulation set and its simulation result are provided in Fig. 8(a) and 8(b) respectively.



Fig.8 (b) Result after simulation of the inverter

We maintain the voltages  $V_{g1} = 0$  and  $V_{g2} = 16$ mV all time. The operation of the inverter can be marked as: - the output  $V_0$  value will be 1 (logic high) provided that the input voltage  $V_{in}$  is low and that will be 0 (logic low) whenever the input voltage  $V_{in}$  is high. SET<sub>1</sub> (upper part in fig. 8(a)) will be in conduction mode i.e. tunneling will happen and the SET<sub>2</sub> is in off mode or in Coulomb blockade [1-5, 12], if the input signal  $V_{in}$  is low (0). This causes the output voltage  $V_0$  to connect to  $V_b$ , as a result the output voltage becomes high. When the input signal is high (logic 1), then the charges which is accumulated on each of the islands (for two SETs) are transferred by a fraction of an electron charge. By turns,  $SET_1$  turns up in Coulomb blockade mode and the  $SET_2$  turns up in conducting mode. In these circumstances, we call that the output  $V_0$  changes the condition from high to low (logic 0).

For high and low inputs, we use the logic inputs "0" =0 Volts and logic "1"= $0.1 \times \frac{q_e}{c}$ .

For simulation purpose, we assume that C=1aF and Logic "1"=  $0.1 \times \frac{1.602 \times 10^{-19}}{1 \times 10^{-18}} = 0.1 \times 1.602 \times 10^{-2} = 16.02 \times 10^{-3} = 16.02 \approx 16 \text{ mV}.$ 

#### VI. Exclusive OR (XOR)

An Exclusive-OR gate expression of two variables A and is expressed as  $XOR(A, B) = \overline{AB} + A\overline{B}$  which is not linearly separable, because if any variable X and its complement  $\overline{X}$  exist in a Boolean expression , then this expression is not linearly separable. Hence XOR(A, B) is not linearly separable, as a result it can't be represented by a Linear Threshold Gate (LTG).

When we want to express  $XOR(A, B) = \overline{AB} + A\overline{B}$  with a threshold logic gate, first we express  $P = (A\overline{B})$  with the help of threshold gate-based equation as given in equation (6). We can write as-

 $P = sgn \{A + \overline{B} - 2\}^{\dots}$ (13)

We know  $\overline{B} + B = 1$  or  $\overline{B} = -B + 1$ , so equation (13) will be

Now the Boolean expression XOR(A, B) =  $\overline{AB} + A\overline{B}$  can be written as

 $Y = XOR(A, B) = P + \overline{A}B$  (15)

For finding out the threshold gate logic of equation (15), we draw the truth Table-4. There are four inequalities in  $5^{th}$  column in this table. Note that in equation 7, there are two variables A and B, though it seems that P is a variable in equation (15), it would not be correct. Only two variables A and Bare the fact and P is depending on A and B. We can write the TLG expression as

$$Y = sgn\{ W_1 A + W_2 B + W_3 P - (\theta) \}^{-1}$$
(16)

| Table-4 |   |   |   |                        |  |  |
|---------|---|---|---|------------------------|--|--|
| Α       | В | Р | Y | θ                      |  |  |
| 0       | 0 | 0 | 0 | 0<θ                    |  |  |
| 0       | 1 | 0 | 1 | $W_2 \ge \theta$       |  |  |
| 1       | 0 | 1 | 1 | $W_1 + W_3 \ge \theta$ |  |  |
| 1       | 1 | 0 | 0 | $W_1 + W_2 < \theta$   |  |  |

After solving the inequalities in the 5<sup>th</sup> column of Table-4, we obtain a solution set {  $W_1$ ,  $W_2$ ,  $W_3$ ;  $\theta$  } = {-1, 1, 2 : 1}. Hence the Threshold equation for the Y is

$$Y = sgn\{-A + B + 2P - (1)\}^{\dots} (17)$$

By using the TLG expression in equation (17) we will be able to draw the threshold logic circuit of depth 2 as given in Fig.9(a).



Fig. 9(a) TLG of XOR(A, B) =  $\overline{A}B + A\overline{B}$ 



To check the linearly separable condition of equation (15)  $Y = XOR(A, B) = P + \overline{A}B$ , we think of the three variables A, B and P. In this expression, no variable is existing both the forms of variable and its complement simultaneously, so the expression is linearly separable. A truth table of  $P + \overline{AB}$  is drawn in Table-5. When the logical value of the expression is "1" we represent it by a small red circle in Fig. 10 and that of the expression is "0" we represent it by a small colorless circle. It is transparent from the Fig. 10, there are two kinds of circles (i) one for Red and (ii) the other for colorless circles. These two of circles can be segregated by a lane. So the expression  $P + \overline{A}B$  is linearly separable and we are able to draw a linearly threshold logic gate with depth two and it is shown in Fig. 9(a).

| Table 5 |             |              |     |  |  |
|---------|-------------|--------------|-----|--|--|
| Trut    | th table of | of $(P + A)$ | ĀB) |  |  |
| А       | В           | Р            | Y   |  |  |
| 0       | 0           | 0            | 0   |  |  |
| 0       | 0           | 1            | 1   |  |  |
| 0       | 1           | 0            | 1   |  |  |
| 0       | 1           | 1            | 1   |  |  |
| 1       | 0           | 0            | 0   |  |  |
| 1       | 0           | 1            | 1   |  |  |
| 1       | 1           | 0            | 0   |  |  |
| 1       | 1           | 1            | 1   |  |  |

| 0 |  |
|---|--|
| 0 |  |



Fig. 10 Solution space Separation

# E-cube Routing on a 5-dimensional hypercube

In section 2, we have discussed about the design of an E-cube Routing on a 5-dimensional hypercube and block diagram of it is provided there. Now our intention is to draw same thing by using the TLGs. The prominent component required for it is an Exclusive-OR gate. By arranging the total number of twenty LTGbased XOR in a pattern shown in the Fig. 11(a) [page 31], we have been able to construct an "E-cube routing on a 5-dimensional hypercube".

# SIMULATION SET OF E-cube routing on a 4-dimensional hypercube

For the purpose of implementing Simulation set for determining the source to goal routing path nodes, the parameter values of all component required will be measured. We have measured them and they are given below:

For P=AB: logic input "0"=0V, logic "1" = 16mV, C=1aF,  $C_1^p = C_1^n = -\frac{1}{2}C$  =0.5aF,  $C_b = 9.5 aF$ ,  $C_j = -\frac{1}{2}C$ 

0.25*aF*,  $C_L = 9aF$ ,  $C_0 = 9.5aF$ ,  $R_j = 10^5 \Omega$ ,  $V_b = V_s = 16 \text{mV}$ For Y = XOR(A, B) = P +  $\overline{AB}$ : 0"=0V, logic "1" = 16mV, C=1aF,  $C_1^P = 0.5C_2^P = C_1^n = \frac{1}{2}C = 0.5aF$ ,  $C_b = 0.5a$ 8.5*aF*,  $C_j = 0.25aF$ ,  $C_L = 9aF$ ,  $C_0 = 9.5aF$ ,  $R_j = 10^5 \Omega$ ,  $V_b = V_s = 16$ mV.

After placing these values in due positions, we have implemented the E-cube routing circuit which is given in Fig. 11(b) [page 32].

First, we obtain a set of data  $k_5k_4k_3k_2k_1$ . These data values i.e.,  $k_1$ ,  $k_2$ ,  $k_3$ ,  $k_4$  and  $k_5$  are used sequentially or one after another starting from  $k_1$ . The next operations are performed as given in short in Table-6.

|                                                                     | Table-6                      |                              |
|---------------------------------------------------------------------|------------------------------|------------------------------|
| source =s <sub>3</sub> s <sub>2</sub> s <sub>1</sub> s <sub>0</sub> | 2 <sup>nd</sup> source       | 3 <sup>rd</sup> source       |
| $destn = d_3d_2d_1d_0$                                              |                              |                              |
| $K_1 \leftarrow s0 \oplus d0$                                       | $s0 \leftarrow s0 \oplus k1$ | $s0 \leftarrow s0$           |
| $K_2 \leftarrow s1 \oplus d1$                                       | $s1 \leftarrow s1$           | $s1 \leftarrow s1 \oplus k2$ |
| K₃← <i>s</i> 2 ⊕ <i>d</i> 2                                         | $s2 \leftarrow s2$           | $s2 \leftarrow s2$           |
| K₄← $s3 \oplus d3$                                                  | $s3 \leftarrow s3$           | $s3 \leftarrow s3$           |
|                                                                     |                              |                              |
|                                                                     |                              |                              |
| 4 <sup>th</sup> source                                              | 5 <sup>th</sup> source       | Goal                         |
| $s0 \leftarrow s0$                                                  | $s0 \leftarrow s0$           |                              |
| $s1 \leftarrow s1$                                                  | $s1 \leftarrow s1$           | Goal=5 <sup>th</sup> source  |
| $s2 \leftarrow s2 \oplus k3$                                        | $s2 \leftarrow s2$           |                              |
| $s3 \leftarrow s3$                                                  | $s3 \leftarrow s3 \oplus k4$ |                              |
|                                                                     |                              |                              |

For example, if we take source = s4s3s2s1s0=00111 and destination  $d_4d_3d_2d_1d_0 = 00101$  then the executed values we obtained from the circuit given in Fig. 11(b) are:  $k_5k_4k_3k_2k_1=00010$ ,  $2^{nd}$  source= 00111,  $3^{rd}$  source= 00101,  $4^{\text{th}}$  source =00101,  $5^{\text{th}}$  source = goal = 00101. Here we observe that the initial source node and  $2^{\text{nd}}$  source node are the same, similarly  $3^{\text{rd}}$ ,  $4^{\text{th}}$  and  $5^{\text{th}}$  nodes are the same node, so there is only one path length from source to destination.

#### VII. SIMULATION RESULT:

Taking distinct source and destination pairs of data  $(s_4s_3s_2s_1s_0, d_4d_3d_2d_1d_0)$ , we have tried to execute the data by using a software-SIMON, and the input output waveforms we got are given in Fig. 11(c) [page 33]. We have investigated these waveform results with the theoretical aspects and observed that the theoretical data are matched with the simulated waveforms.

| SI.<br>No. | Expressions<br>used &<br>Name of<br>Expression | parameters                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | AND(AB)=A.<br>B<br>2-input AND<br>gate         | Logic input "0"=0V, logic "1" = 16mV,<br>C=1aF, $C_{1}^{p} = C_{1}^{n} = = \frac{1}{2}C$ =0.5aF, $C_{b} =$<br>9.5 $aF_{*}C_{j} = 0.25aF$ , $C_{L} =$<br>9 $aF_{*}C_{0} = 9.5aF$ , $R_{j}=10^{5} \Omega_{*}$ .<br>$V_{b} = V_{b}=16mV$                                                                                                                                                                                         |
| 2          | AND(AB)=A.<br>B<br>2-input AND<br>gate         | Logic input "0"=0V, logic "1" = 16mV,<br>C=1aF, $C_1^p = C_2^p = = \frac{1}{2}C = 0.5aF$ , $C_b = 9aF_*C_j = 0.25aF$ , $C_L = 9aF$ , $C_0 = 10aF$ , $R_j = 10^5 \Omega$ , .<br>$V_b = V_g = 16mV$                                                                                                                                                                                                                             |
| 3          | OR(AB)=A.+B<br>2-input OR<br>gate              | Logic input "0"=0V, logic "1" = 16mV,<br>C=1aF, $C_1^p = C_2^p = = \frac{1}{2}C = 0.5aF$ , $C_b = 9.1aF_{\bullet}C_j = 0.25aF$ , $C_l = 9aF$ , $C_0 = 10aF$ , $R_j = 10^5 \Omega$ , .<br>$V_b = V_g = 16mV$                                                                                                                                                                                                                   |
|            |                                                | For P: logic input "0"=0V, logic "1" =                                                                                                                                                                                                                                                                                                                                                                                        |
| 4          | $Y = XOR(A, B) = P + \overline{AB}$            | 16mV, C=1aF, $C_1^{P} = C_1^{n} = -\frac{1}{2}C$<br>=0.5aF, $C_b = 9.5aF_*C_j =$<br>0.25 <i>aF</i> , $C_L = 9aF$ , $C_0 = 9.5aF$ ,<br>$R_j = 10^5 \Omega_r$ .<br>$V_b = V_s = 16mV$<br>For Y: 0"=0V, logic "1" = 16mV,<br>C=1aF, $C_1^{P} = 0.5C_2^{P} = C_1^{n} =$<br>$-\frac{1}{2}C = 0.5aF$ , $C_b = 8.5aF_*C_j =$<br>0.25 <i>aF</i> , $C_L = 9aF$ , $C_0 =$<br>9.5 <i>aF</i> , $R_l = 10^5 \Omega_r$ . $V_b = V_s = 16mV$ |

## **Delay, Switching energy and Fastness**

When a complex circuit contracted, we are to keep in mind that some inevitable components which are combined together in a proper way to obtained the circuit. In our present work, we are concentrated in an "E – cube routing on a 5 – dimensional hypercube" wherein we need some inevitable components like 2-input AND, 2-input OR and 2-input XOR gate. For the measuring of the efficiency of any electronic circuit weather it may be conventional or Nano- or Pico-, some factors are to be considered properly like- (i) time required for an execution, (ii) number of components, (ii) speed, (iv) power consumption, (v) costs of materials, (vi) fan-outs, (vii) controlling charge, (viii) atmospheric temperature etc.

For calculating the processing/switching delays in the threshold logic circuit, we must think of the critical voltage  $V_c$  and the tunnel junction capacitance  $C_i$  in the multi-input threshold logic gate concerned. The processing delay for that circuit is find out by using the logarithmic expression of probable error given by the approach as written below [3-7, 14-15].

Delay =  $-(e |\ln (P_{error})|R_t) / (|V_i| - V_c)^{\dots}$  (18)

, where,  $R_t$  = the internal resistance of the tunnel junction,  $V_c$  = the critical voltage and  $V_j$  is being the tunnel junction voltage.

Execution is done when an electron passes through the tunnel junction barrier. When the tunnel junction voltage $V_i$  being a fraction of the bias voltage is being greater than or equal to the internal critical voltage  $V_c$  of the tunnel junction i.e., when  $|V_i| \ge V_c$ , then a tunneling event occurs.

If this conditional expression  $|V_i| \ge V_c$  is satisfied by a 2-input AND gate, junction voltage of the 2-input AND gate becomes  $V_i = 10.80$ , the internal critical voltage  $V_c$  of the tunnel junction is found to be 11.58mV. Given that the parameter values of tunnel resistance  $R_t = 10^5 \Omega$  and the probability of error  $P_{error} = 10^{-12}$ . Putting them in equation (18) we can calculate the gate delay =  $0.062 |\ln (P_{error})| = 1.71$  ns. In a similar manner we can calculate the delays of distinct circuits and they are listed in Table-8 and Table-9.

While tunneling, an electron passes over the junction barrier, by changing the total energy present in the circuit. The energy changes before and after a tunneling event is measured by the equation (19) given below.

 $\Delta E = E_{before \ tunnel} - E_{after \ tunnel}$  $= -e(V_c - |V_j|)^{(19)}$ 

This is considered as the switching/tunneling energy  $-e(V_c - |V_j|)$  that is consumed for a tunnel event in the tunneling circuit. We listed the energy consumptions for distinct and separate TLG circuits in Table-8.

| Gate/Device    | n-       | Delay (ns)                            | Switching  |
|----------------|----------|---------------------------------------|------------|
|                | elements |                                       | Energy meV |
| 2-in AND       | 6        | 0.062 ln( <b>P<sub>error</sub>)</b>   | 10.80      |
| 2-in NOR       | 6        | 0.060 ln( <b>P</b> <sub>error</sub> ) | 10.70      |
| 2-in OR        | 6        | 0.062 ln( <b>P<sub>error</sub>)</b>   | 10.80      |
| 2-in NAND      | 6        | 0.062 ln( <b>P</b> <sub>error</sub> ) | 10.80      |
| inverter       | 9        | 0.022 ln( <b>P<sub>error</sub>)</b>   | 10.40      |
| 2-in XOR       | 13       | 0.080 ln( <b>P<sub>error</sub>)</b>   | 21.20      |
| E-cube routing | 390      | 0.480 ln( <b>P<sub>error</sub>)</b>   | 639.00     |
| on a 5-dim     |          |                                       |            |
| hypercube      |          |                                       |            |

Table-8

Two distinct curves regarding Delay vs. Error Probability in TLGs and the switching delay vs. the unit capacitance C (=1aF) have been traced in Fig. 12(a) and Fog. 12(b) respectively.



Fig. 12(b) Delay Vs. capacitance in circuits of TLGs.

The number of prime elements like capacitors, resistors are needed for constructing a small elements like logic gate or circuit are counted. We have kept track of the parameter values essential from this work in relation to small element numbers, delays or late, and switching power. All of them are tabulated in Table-8 and Table-9. Energy consumption (meV) for each circuit vs. element numbers is shown in Fig. 13 below. The processing delays for single electron Transistor (SET) and TLG based circuits in reference to the various elements are depicted by using the bar diagram side by side in Fig. 14.



Fig. 13 Comparison of small Elements and switching energy



Fig. 14 Delays of SET/TLG Vs. gates

The processing delays for distinct TLG based circuits must not be similar, for instance, in a 2-input XOR gate the latency is 2.21 for the 4-input OR gate the processing delay is 2.15ns, and in an E-cube routing on a 5-dimensional hypercube the delay is 16.575ns.

It is given that the value of  $P_{error}$  is  $\frac{1}{10^{12}}$ , the time after which the first output in the present situation from 2<sup>nd</sup> source (s4s3s2s1s0) will fan out is 2.21×2= 4.42ns. Similarly for 3<sup>rd</sup> source (s4s3s2s1s0) fan-out time=2.21×3 = 6.63ns, for 4<sup>th</sup> source (s4s3s2s1s0) fan-out time=2.21×4 = 8.84ns and for 5<sup>th</sup> source (s4s3s2s1s0) fan-out time=2.21×5 = 11.05ns Hence, we are to maintain the data that are providing at the inputs should be at least after 11.05ns.In this condition, frequency of fan-out for the *E* – *cube routing on a* **5-dimensional hypercube** circuit will be 1/11.05ns = 90.49 MHz.

| Table-9           |       |           |          |
|-------------------|-------|-----------|----------|
| Gate/Device       | SET-  | LTG-based | Speed-up |
|                   | based | delay ns  | (times)  |
|                   | delay |           |          |
|                   | ns    |           |          |
| 2-input NOR       | 4     | 1.65      | 2.42     |
| 2-input OR        | 4     | 1.71      | 2.33     |
| 2-input NAND      | 4     | 1.71      | 2.33     |
| 2-input AND       | 4     | 1.71      | 2.33     |
| inverter          | 8     | 0.60      | 13.33    |
| 3-input AND       | 8     | 1.98      | 4.04     |
| 3-input NAND      | 8     | 1.98      | 4.04     |
| 2-input XOR       | 4     | 2.21      | 1.81     |
| E-cube routing on | 30    | 16.575    | 1.809    |
| a 5-dim hypercube |       |           |          |

We are intended in bringing to light the circuit delays in connection with CMOS, SET-based and LTGbased. We have detected the processing delays as 12ns [5-11, 17-18] each for the case of a CMOS logic gate like AND, NAND, NOR and XOR. The tunneling time delay in the case of a single electron transistor (SET) [13-15] is approximately 4ns [4-10, 17-18]. The speed-up of LTG-based delays in connection to the corresponding delays of SET-based delays are listed in Table-9 and the three curves of (i)



Fig. 15 Delays of SET- and TLG- based and their ratio

SET-based delay, (ii) LTG-based delay and (iii) Speed-up times (ratio) versus the different logic gates / circuits are depicted in Fig.15.

## Switching delays of SET and LTG

Given that the probability of error is  $\frac{1}{10^{12}}$ , the processing delays for the different circuits are provided in Table-9. From this table, we can easily realize that the LTG based circuit is at least 2 times faster than the SET based circuit. In view of CMOS, the LTG based circuit is 8 times faster than (it).

## VIII. CONCLUSION

In a network, packets need to be travelled without deadlock. When we want to avoid deadlocking, a proper algorithm to be followed for packet routing so as to move through the busses without halt. If the deterministic routing algorithm is used, then the routing path from source to destination is strictly determined by the source point node address and goal/destination point address without deadlocking. To embody the deterministic routing algorithm, we can make a circuit called "E-cube Routing on a 5-dimensional hypercube" based on an emerging nanotechnology— on the principle of electron-tunneling. On the basis of the electron-tunneling, a multiple input threshold logic gate is introduced. Relying upon this multiple input threshold logic gates, combinational and sequential logic circuits. As the size of tunnel junction is very small (diameter 10nm), the concentration density of the TLG based circuits will be high. The power consumed for the E-cube Routing on a 5-dimensional hypercube is  $639.00 \text{meV} = 639.00 \times 10^{-3} \times 1.602 \times 10^{-19} = 1023.66 \times 10^{-24}$  Joule which is, really, very low amount. From the point of view of the

result of the processing delay, it is clear that the TLG-based circuit is at least 2-times faster than the SET based circuit and 8-times faster in comparison with the CMOS based circuit. In our observation, we have decided that after every 11.05ns one desired output is fanned out from output terminal of the "E-cube Routing on a 5-dimensional hypercube". It is noted that the will be no same word in a column as shown in Table-1. It indicates that there will be no confliction in the circuit designed in Fig 11(b). In short, there would be no dead lock in the 5-five dimensional hypercube routing process. Almost all the circuits drawn are verified by the simulator-SIMON and realized that the simulated results are squared with the theoretical aspects. The reality is that atmospheric temperature for the case of an electron tunneling based linear threshold logic technology is to maintain at 0K which is really very difficult.

#### REFERENCES

- H. Sullivan and T.R. Bashkow, 'A Large Scale Homogeneous, Fully Distributed Parallel Machine," Proc. 4<sup>th</sup>Symp. Computer Arch., vol.5 pp105-125. Mar, 1977
- [2] Chin-Heng Liu, Chia-Chun Lin *et al*, "Threshold Function Identification by Redundancy Removal and Comprehensive Weight Assignments" IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, VOL. 38, NO. 12, DECEMBER 2019
- [3] Anup Kumar Biswas, "Integrated-Circuit Random Access Memory based on an emerging Technology—electron tunneling through Tunnel Junction", International Journal of Scientific Research in Science, Engineering and Technology (IJSRSET), Vol. 8 (4) pp.409-424 July-August-2021, Print ISSN: 2395-1990 | Online ISSN: 2394-4099
- [4] Anup Kumar Biswas, "An Accumulator using Electron Tunneling Through Tunnel Junction" International Journal of Scientific Research in Science, Engineering and Technology Print ISSN: 2395-1990 | Online ISSN: 2394-4099 (www.ijsrset.com) Volume 8, Issue 5 Page Number: 163-183, September-October-2021
- [5] A.K. Biswas, "Measuring of an unknown voltage by using single electron transistor based voltmeter", Semiconductor Physics, Quantum Electronics & Optoelectronics(SPQEO), 24 (3), P. 277-287 (2021) August 2021; ISSN 1605-6582 (On-line)
- [6] Anup Kumar Biswas, "A High-Speed Bidirectional Register with Parallel Loading using single electron Threshold Logic Technology", International Journal of Scientific Research in Science, Engineering and Technology (IJSRSET), Vol. 8 (4) : pp394-408; July-August-2021, Print ISSN: 2395-1990 | Online ISSN: 2394-4099 (www.ijsrset.com)
- [7] Anup Kumar Biswas, "Integrated-Circuit Random Access Memory based on an emerging Technology—electron tunneling through Tunnel Junction", International Journal of Scientific Research in Science, Engineering and Technology (IJSRSET), Vol. 8 (4) pp.409-424 July-August-2021, Print ISSN: 2395-1990 | Online ISSN: 2394-4099
- [8] Anup Kumar Biswas, "A High-Speed Bidirectional Register with Parallel Loading using single electron Threshold Logic Technology", International Journal of Scientific Research in Science, Engineering and Technology Print ISSN: 2395-1990 | Online ISSN: 2394-4099 (www.ijsrset.com), July-August-2021, 8 (4): pp394-408
- [9] Anup Kumar Biswas, "Application of single electron threshold logic gates and memory elements to an up-down Counter" International Journal of Creative Research Thoughts (IJCRT) | Volume 9, Issue 6 June 2021 | ISSN: 2320-2882
- [10] Anup Kumar Biswas, -"Implementation of A 4n-Bit Comparator based on IC Type 74L85 using Linear Threshold Gate Tunneling Technology" International Journal of Engineering Research & Technology ISSN: 2278-0181, Vol. 10 Issue 05, May-2021 pp.299-310,
- [11] Anup Kumar Biswas, "State Transition Diagram for A Pipeline Unit based on Single Electron Tunneling" International Journal of Engineering Research & Technology (IJERT) Vol. 10 Issue 04, April-2021pp.325-336, ISSN: 2278-0181
- [12] Anup Kumar Biswas, "Design of A Pipeline for A Fixed-Point Multiplication using Single Electron Tunneling Technology", International Journal of Engineering Research & Technology ISSN: 2278-0181, Vol. 10 Issue 04, April-2021 pp. 86-98,
- [13] A. K. Biswas and S. K. Sarkar: "An arithmetic logic unit of a computer based on single electron transport system" (SPQEO) Semiconductor Physics, Quantum Electronics & Opt-Electronics. 2003. Vol 6. pp 91-96 No.1,
- [14] A.K. Biswas and S. K. Sarkar: -"Error Detection and Debugging on Information in Communication System Using Single Electron Circuit Based Binary Decision Diagram." (SPQEO) Semiconductor Physics Quantum electronics and opt electronics, Vol. 6, pp.1-8, 2003
- [15] Alexander N. Korotkov, "Single-electron logic and memory devices" INT. ELECTRONICS, 1999, Vol. 86, No. 5, 511-547
- [16] Casper Lageweg, Student Member, IEEE, SorinCot, ofan a, Senior Member, IEEE, and Stamatis Vassiliadis, Fellow, IEEE "Single Electron Encoded Latches and Flip-Flops" IEEE TRANS. ON NANOTECHNOLOGY, VOL. 3, NO. 2, JUNE 2004
- [17] C. Lageweg, S. Cot, fan a, and S. Vassiliadis, "A linear threshold gate implementation in single electron technology," IEEE Computer Society VLSI Workshop, Apr. 2001, pp. 93
- [18] K. Likharev, "Single-electron devices and their applications," Proc. IEEE, vol. 87, pp. 606–632, Apr. 1999.
- [19] J. R. Tucker, "Complementary digital logic based on the Coulomb-blockade", Journal of Applied Physics., vol. 72, no. 9, pp. 4399–4413, November 1992.
- [20] Jacob. Millman and C. C. Halkias; "Integrated Electronics- Analog and Digital Circuits and Systems -second edition" McGraw Hill Education;
- [21] Millman's Electronic Devices & Circuits 4th Edition (English, Paperback, Jacob Millman)
- [22] Kai Hwang & Naresh Jotwani, "Advanced Computer Architecture Parallelism, Scalability, Programmability" Second Edition, Mc Graw Hill.

## BIOGRAPHY



ANUP KUMAR BISWAS, is an Assistant Professor in Computer Science and Engineering, Kalyani Govt. Engineering College, West Bengal, India. He defended his Ph.D.[Engg.] thesis in 2005 in the stream of Electronics and Telecommunication Endineering at Jadavpur University. He was a Senior Research Fellow(SRF) in Faculty of Engineering and Technology (FET) from 2002 to 2005 at the Department of Electronics &TC. Dr. Biswas has published 27 papers in national, international journals and conferences. The area of his scientific interests are computer

arithmetic, parallel architectures, nanotechnology, and computer-aided design. He is engaged in research activities and teaching last 18 years.



Fig. 11(a) Threshold Logic Gate Based routing path measurement of an E-cube routing on a 4-dimensional hypercube



Routing path calculation of a 5-dimensional hypercube using linear threshold logic of an ..

Fig. 11 (b) Simulation set for determining the source to goal routing path nodes



Fig. 11(c) Some simulation results of Fig. 11(b)